- Feb 06, 2024
-
-
Jean-Marc Valin authored
Fails ubsan because memcpy declares args as non-null
-
- Feb 02, 2024
-
-
Jean-Marc Valin authored
Matches the C version (see 4a7027b2)
-
Jean-Marc Valin authored
-
Jean-Marc Valin authored
-
Found using `codespell -q 3 -L caf,highe,inlin,nd,ordert,shft` Signed-off-by:
Jean-Marc Valin <jmvalin@jmvalin.ca>
-
- Feb 01, 2024
-
-
Jean-Marc Valin authored
-
- Jan 31, 2024
-
-
Jean-Marc Valin authored
-
Jean-Marc Valin authored
-
Jean-Marc Valin authored
-
Jean-Marc Valin authored
-
Jean-Marc Valin authored
-
Jean-Marc Valin authored
-
- Jan 25, 2024
-
-
Jean-Marc Valin authored
Rename, reindent, change arg order
-
-
-
-
-
-
-
Need to move the redundant frame even in CBR because the hybrid frame now gets encoded as VBR, with DRED picking up the rest. Fixes an issue introduced in 4600e775.
-
The encoder wouldn't reserve enough bits for CELT, causing it to not have enough bits to code the switching redundancy flag when it should have.
-
Jean-Marc Valin authored
-
Jean-Marc Valin authored
Adjust q0, qD and duration based on bitrate and loss.
-
- Jan 23, 2024
-
-
Jan Buethe authored
-
- Jan 22, 2024
-
-
Jan Buethe authored
-
Jan Buethe authored
-
Jan Buethe authored
-
- Jan 21, 2024
-
-
Jean-Marc Valin authored
No longer needed now that PLC is trained with PyTorch stack
-
Jean-Marc Valin authored
-
Jean-Marc Valin authored
Should handle the history in a more consistent way. Slightly increase the model size and re-enable biased band loss in training.
-
- Jan 20, 2024
-
-
Jan Buethe authored
-
- Jan 17, 2024
-
-
Jean-Marc Valin authored
mostly untested
-
- Jan 15, 2024
-
-
Jean-Marc Valin authored
Should match the TF2 code, but mostly untested
-
- Dec 23, 2023
-
-
Jean-Marc Valin authored
Constrains the energy prediction to something safe.
-
- Dec 22, 2023
-
-
Jean-Marc Valin authored
-
Jean-Marc Valin authored
-
Jean-Marc Valin authored
-
- Dec 21, 2023
-
-
Jean-Marc Valin authored
-
Jean-Marc Valin authored
-
Jean-Marc Valin authored
-